Hybrid integration of carbon nanotube and amorphous IGZO thin-film transistors

Yongwoo Lee, Jinsu Yoon, Jun Tae Jang, Bongsik Choi, Hyo-Jin Kim, Geon-Hwi Park, Dong Myong Kim, Dae Hwan Kim, Min-Ho Kang, and Sung-Jin Choi
Hybrid integration of carbon nanotube and amorphous IGZO thin-film transistors

Yongwoo Lee, Jinsu Yoon, Jun Tae Jang, Bongsik Choi, Hyo-Jin Kim, Geon-Hwi Park, Dong Myong Kim, Dae Hwan Kim, Min-Ho Kang, and Sung-Jin Choi

AFFILIATIONS
1 School of Electrical Engineering, Kookmin University, Seoul 02707, South Korea
2 Department of Nano-process, National Nanofab Center (NNFC), Daejeon 34141, South Korea

ABSTRACT
Solution-processed carbon nanotubes (CNTs) have recently attracted significant attention as p-type thin-film transistor (TFT) channels due to their high carrier mobility, high uniformity, and low process temperature. However, implementing sophisticated macroelectronics with a combination of single CNT-TFTs has been challenging because it is difficult to fabricate n-type CNT-TFTs. Therefore, in combination with indium-gallium-zinc-oxide (IGZO), which has excellent electrical performance and has been commercialized as an n-type oxide TFT, we demonstrated various hybrid complementary metal-oxide semiconductor integrated circuits, such as inverters and NOR and NAND gates. This hybrid integration approach allows us to combine the strength of p-type CNT- and n-type IGZO-TFTs, thus offering a significant improvement for macroelectronic applications.

© 2020 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). https://doi.org/10.1063/1.5139085

High-performance flexible electronics are highly desirable for wearable, medical, healthcare, and robotics applications. Carbon nanotubes (CNTs) are promising candidates for high-performance flexible electronics due to their high carrier mobility, high current density, high mechanical flexibility/stretchability, and compatibility with printing processes. In particular, highly purified semiconducting CNTs have attracted widespread attention for manufacturing diodes, field-effect transistors (FETs), thin-film transistors (TFTs), and integrated circuit (IC) applications. In addition, TFTs with record-breaking performance have been reported using CNTs achieved from a density-gradient ultra centrifugation method, with semiconducting purity above 99%. However, CNT-TFTs typically exhibit p-type properties under ambient conditions due to the adsorption of oxygen and water vapor; therefore, if the ICs are implemented with only CNTs, they are expected to exhibit poor electrical performance. There have been many efforts to convert p-type operations to n-type operations, but controllability and stability issues remain difficult to resolve. To overcome the aforementioned issues, new concepts of CNT-based IC applications, such as pseudocomplementary metal-oxide semiconductor (CMOS) combination circuits and diode-based circuits, have been demonstrated. Nevertheless, complex process steps, low integration, and high manufacturing costs remain.

Recently, as interest in macroelectronic circuits with low static power consumption has increased, hybrid combinations of complementary materials such as CNTs and amorphous indium-gallium-zinc-oxide (IGZO) have widely been studied for various complementary circuits. IGZO is one of the most promising members in the amorphous oxide semiconductor category, with excellent n-type electrical performance. In particular, IGZO-based TFTs have been successfully employed in pixel driving circuits, such as liquid crystal displays (LCDs) and organic light emitting diodes (OLEDs), for commercial display applications.

Here, we demonstrate a hybrid integration based on p-type CNT-TFTs and n-type IGZO-TFTs to achieve hybrid CMOS ICs, which are a potential candidate to replace silicon CMOS technology. We evaluated the electrical performances of devices (CNT- and IGZO-TFTs) and ICs (inverters and NAND and NOR gates). The fabricated CNT- and IGZO-TFTs showed high on-state current (I_on), high on/off current ratio [log(I_on/I_off)], and high carrier...
mobility ($\mu_{FE}$). By employing these TFTs, the hybrid CMOS inverters exhibited excellent electrical performances with low power consumption and high voltage gains. Finally, we also demonstrate the operations of the two-input NAND and NOR gates fabricated based on the CNT- and IGZO-TFTs. As a result, the logic circuits provide correct logical functions according to input signals. We believe that the hybrid integration approach combines the strength of the devices exhibited excellent electrical performances with low power consumption and high voltage gains. Finally, we also demonstrate the operations of the two-input NAND and NOR gates fabricated based on the CNT- and IGZO-TFTs. As a result, the logic circuits provide correct logical functions according to input signals. We believe that the hybrid integration approach combines the strength of the hybrid CMOS inverter based on the CNT- and IGZO-TFTs, and the two-input NAND and NOR gates also have the same process steps. First, the hybrid device fabrication was initiated on a silicon (Si) wafer with a thermally grown 300-nm-thick silicon dioxide (SiO$_2$) layer. Next, the titanium (Ti) local bottom gate with a thickness of 20 nm was deposited with an electron-beam (e-beam) evaporator. An aluminum oxide (Al$_2$O$_3$) with a thickness of 40 nm was grown as a gate insulator through atomic layer deposition (ALD) at 80 °C, and then, a 10-nm-thick SiO$_2$ layer was formed using e-beam evaporation for effective semiconducting CNT network formation. At present, the formation of the bottom gate and gate insulator is the same process for p-type CNT- and n-type IGZO-TFTs. To fabricate the p-type CNT-TFT, the surface of the SiO$_2$ layer was first cleaned by oxygen plasma treatment for 1 min at 30 W. The substrate was functionalized with a poly-L-lysine solution (0.1% w/v in water; Sigma Aldrich) by dropping the solution onto the SiO$_2$ surface to introduce an amine-terminated adhesion layer for the efficient deposition of the CNT percolated network. By rinsing with de-ionized (DI) water. Subsequently, to deposit the semiconducting CNT network, the substrate was immersed into a commercially available 0.01 mg/ml 99% semiconducting CNT solution (purchased from NanoIntegris, Inc.) for 20 min with elevated temperature at 100 °C and was thoroughly rinsed with DI water and isopropanol. Afterward, the p-type CNT source and drain (S/D) electrodes consisting of Ti and palladium (Pd) layers (each 2 nm and 30 nm, respectively) were formed using e-beam evaporation and a lift-off process. Next, to define the percolated CNT network channel, additional photolithography and an oxygen plasma-etching process were conducted to remove unwanted electrical paths, which isolated the devices from one another. Thus, the fabrication of the p-type CNT-TFTs is completed.

Subsequently, to form n-type IGZO-TFTs, the 35-nm-thick IGZO film (In:Ga:Zn = 1:1:1 at. %) was deposited by radio frequency (RF) sputtering at 150 W in an argon and oxygen (Ar/O$_2$) mixture (3:0.1 sccm) at room temperature and patterned by a lift-off process. Then, Ti and gold (Au) layers (each 20 nm and 20 nm, respectively) were deposited using an e-beam evaporator to serve as the S/D electrodes, followed by a lift-off process. To open the gate contact pad, a photolithography process was performed, and the gate insulator (Al$_2$O$_3$/SiO$_2$) was wet-etched in a diluted hydrofluoric acid (HF) solution for 40 s. Next, 200-nm-thick SiO$_2$ was deposited by plasma enhanced chemical vapor deposition (PECVD) as an interlayer dielectric (ILD) layer, followed by wet etching in a diluted HF solution to open the S/D contact pads. Finally, Ti and Au layers (each 5 nm and 200 nm, respectively) were deposited with an e-beam evaporator as the metallization process for device-to-device interconnections; thus, hybrid CMOS ICs were completed.

**FIG. 1** (a) Process flow of the hybrid CMOS inverter. (I) Preparation of the starting Si wafer with a 350-nm-thick SiO$_2$ and deposition of a Ti local bottom gate electrode. (II) Formation of the semiconductor CNT network channel for p-type TFT fabrication after deposition of the Al$_2$O$_3$/SiO$_2$ gate insulator. (III) Deposition of p-type Ti/Pd S/D electrodes and CNT etching using oxygen plasma to define the semiconducting CNT channels. (IV) Sputtering of the IGZO channel to fabricate an n-type TFT and deposition of n-type Ti/Au S/D electrodes. (V) Formation of the SiO$_2$ ILD layer followed by contact pad opening. (VI) Au layer metalization process for interconnection between devices. (b) Optical micrograph image of the fabricated hybrid CMOS inverter based on p-type CNT- and n-type IGZO-TFTs. (c) AFM images of the CNT network channel and the IGZO thin film.
Figure 1(b) depicts the optical microscope image of the hybrid CMOS inverter. Atomic force microscopy (AFM) images of the 99% semiconducting CNT network and the IGZO thin film are shown in the channels of p-type and n-type CNT-TFTs, respectively. From the AFM images, it is confirmed that the CNT network channel and IGZO thin-film are uniformly formed across the entire area. The average CNT density obtained for 20 min deposition was extracted as 75 tubes/μm² ± 4 tubes/μm², and the surface roughness of the IGZO thin-film was 0.3 nm.

The defined channel lengths (L) and widths (W) in the fabricated CNT- and IGZO-TFTs ranged from 2 μm to 50 μm and from 2 μm to 50 μm, respectively. Figure 2(a) exhibits the transfer characteristics (i.e., drain current, \(-I_{DS}\), vs gate voltage, \(V_{GS}\)) of the p-type CNT-TFTs with a \(W\) of 10 μm and an \(L\) of 5 μm at a drain voltage (\(V_{DS}\)) of -0.5 V. The measured CNT-TFTs appear to operate with good p-type behavior. The key metrics of the CNT-TFTs, such as normalized \(I_{ON}\), i.e., \(I_{ON} \times L/W\) \((L_{ON})\) of the CNT-TFTs is defined at \(V_{GS} = -5 \text{ V}\) and \(V_{DS} = -0.5 \text{ V}\), log(\(I_{ON}/I_{OFF}\)) (the off-state current, \(I_{OFF}\), is defined at \(V_{GS} = 3 \text{ V}\) and \(V_{DS} = -0.5 \text{ V}\)), and \(\mu FE\) were determined to be 3.31 μA ± 0.75 μA, 4.72 cm²/V s ± 0.28 cm²/V s, and 45.2 cm²/V s ± 7.4 cm²/V s, respectively. The \(\mu FE\) of CNT-TFTs was determined using the current–voltage equation and by calculating a sophisticated cylindrical model. The representative output characteristics (i.e., \(-I_{DS} vs V_{DS}\)) of the CNT-TFTs at various \(V_{GS}\) values are shown in Fig. 2(b). Furthermore, semiconducting CNT-TFTs present clear \(I_{DS}\) saturation behavior, as shown in the output characteristics. Importantly, these curves appear to be linear at small \(V_{DS}\) values, indicating that ohmic contact is well formed between the Pd S/D and the CNT networks. In addition, Figs. 2(c) and 2(d) show the transfer and output characteristics of the n-type IGZO-TFTs with a \(W\) of 30 μm and an \(L\) of 5 μm at a \(V_{DS}\) of 0.5 V. The typical \(L_{ON}\) \(\times L/W\) defined at \(V_{GS} = 5 \text{ V}\), the log(\(I_{ON}/I_{OFF}\)) \((I_{OFF}\) of the IGZO-TFTs is defined at \(V_{GS} = -3 \text{ V}\)), and \(\mu FE\) were extracted as 3.24 μA ± 0.91 μA, 5.95 cm²/V s ± 0.85 cm²/V s, and 23.3 cm²/V s ± 4.5 cm²/V s, respectively. We confirmed the good saturation behavior of the IGZO-TFTs, with ohmic contacts between the Ti/Au S/D and the IGZO thin-film as well. As a result, as shown in the output characteristics, the electrical performance of the CNT- and the IGZO-TFTs is not symmetrical; hence, the device geometry of the CNT-TFT with \(W/L = 10/5 \mu m\) and that of the IGZO-TFT with \(W/L = 50/5 \mu m\) were chosen as the optimized conditions used in the hybrid CMOS ICs.

Figure 3(a) shows a schematic diagram of a hybrid CMOS inverter based on p-type CNT- and n-type IGZO-TFTs. Figure 3(b) demonstrates the voltage transfer curves (VTCs) of the hybrid CMOS inverter with supply voltages (\(V_{DD}\)) of 4 V, 6 V, 8 V, and 10 V. The hybrid CMOS inverter exhibits sharp switching with rail-to-rail output voltage (\(V_{OUT}\)) behavior. The logic threshold voltages (\(V_{LT}\)) of the hybrid CMOS inverter where the input voltage (\(V_{IN}\)) equals \(V_{OUT}\) were measured close to \(V_{DD}/2\) due to the optimized device dimensions of the CNT- and IGZO-TFTs. The voltage gains of our hybrid CMOS inverter are 36 V/V, 59 V/V, 70 V/V, and 123 V/V with \(V_{DD}\) values of 4 V, 6 V, 8 V, and 10 V, respectively. These results show higher voltage gains at lower \(V_{DD}\) than the previously reported hybrid CMOS inverters based on CNT- and IGZO-TFTs, due to our optimized process conditions. By controlling the device dimensions and process conditions, we were able to achieve the enhanced performances, regarding log(\(I_{ON}/I_{OFF}\)), \(\mu FE\), and \(I_{ON}\), which also...
TABLE I. Performance comparison for the CNT- and IGZO-TFTs and hybrid CMOS inverter.

<table>
<thead>
<tr>
<th>References</th>
<th>(-I_{ON} \times W/L) (μA)</th>
<th>Log (I_{ON}/I_{OFF})</th>
<th>(V_T) (V)</th>
<th>(\mu_{FE})</th>
<th>(-I_{ON} \times W/L) (μA)</th>
<th>Log (I_{ON}/I_{OFF})</th>
<th>(V_T) (V)</th>
<th>(\mu_{FE})</th>
<th>Supply voltage (V_{DD}) (V)</th>
<th>Inverter gain</th>
<th>Power consumption (μW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>This work</td>
<td>3.92</td>
<td>4.78</td>
<td>-1.1</td>
<td>48.7</td>
<td>3.38</td>
<td>6.62</td>
<td>1.2</td>
<td>20.7</td>
<td>4</td>
<td>36</td>
<td>0.06</td>
</tr>
<tr>
<td>16</td>
<td>2</td>
<td>5</td>
<td>-12</td>
<td>11.7</td>
<td>7</td>
<td>5.8</td>
<td>2.5</td>
<td>12.9</td>
<td>6</td>
<td>20</td>
<td>109</td>
</tr>
<tr>
<td>23</td>
<td>1.2</td>
<td>6</td>
<td>-2</td>
<td>15</td>
<td>2.83</td>
<td>6</td>
<td>1.2</td>
<td>8</td>
<td>5</td>
<td>20</td>
<td>20</td>
</tr>
<tr>
<td>24</td>
<td>0.2</td>
<td>5</td>
<td>-2</td>
<td>5</td>
<td>1</td>
<td>5</td>
<td>3</td>
<td>4.93</td>
<td>5</td>
<td>45</td>
<td>0.6</td>
</tr>
</tbody>
</table>


